A CMOS 0.18 [my]m 600 MHz clock multiplier PLL and a pseudo-LVDS driver for the high speed data transmission for the ALICE Inner Tracking System front-end chip

This work presents the 600 MHz clock multiplier PLL and the pseudo-LVDS driver which are two essential components of the Data Transmission Unit (DTU), a fast serial link for the 1.2 Gb/s data transmission of the ALICE inner detector front-end chip (ALPIDE). The PLL multiplies the 40 MHz input clock...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Lattuca, Alessandra (VerfasserIn) , Mazza, G. (VerfasserIn) , Rinella, G. Aglieri (VerfasserIn) , Cavicchioli, C. (VerfasserIn) , Chanlek, N. (VerfasserIn) , Collu, A. (VerfasserIn) , Degerli, Y. (VerfasserIn) , Dorokhov, A. (VerfasserIn) , Flouzat, C. (VerfasserIn) , Gajanana, D. (VerfasserIn) , Gao, C. (VerfasserIn) , Guilloux, F. (VerfasserIn) , Hillemanns, H. (VerfasserIn) , Hristozkov, S. (VerfasserIn) , Junique, A. (VerfasserIn) , Keil, M. (VerfasserIn) , Kim, D. (VerfasserIn) , Kofarago, M. (VerfasserIn) , Kugathasan, T. (VerfasserIn) , Kwon, Y. (VerfasserIn) , Mager, M. (VerfasserIn) , Sielewicz, K. Marek (VerfasserIn) , Tobon, C. Augusto Marin (VerfasserIn) , Marras, D. (VerfasserIn) , Martinengo, P. (VerfasserIn) , Mugnier, H. (VerfasserIn) , Musa, L. (VerfasserIn) , Pham, T. Hung (VerfasserIn) , Puggioni, C. (VerfasserIn) , Reidt, Felix (VerfasserIn) , Riedler, P. (VerfasserIn) , Rousset, J. (VerfasserIn) , Siddhanta, S. (VerfasserIn) , Snoeys, W. (VerfasserIn) , Song, M. (VerfasserIn) , Usai, G. (VerfasserIn) , Hoorne, J. Willem Van (VerfasserIn) , Yang, P. (VerfasserIn)
Dokumenttyp: Article (Journal)
Sprache:Englisch
Veröffentlicht: 26 January 2016
In: Journal of Instrumentation
Year: 2016, Jahrgang: 11, Heft: 01, Pages: 1-12
ISSN:1748-0221
DOI:10.1088/1748-0221/11/01/C01066
Online-Zugang:Verlag, lizenzpflichtig, Volltext: https://doi.org/10.1088/1748-0221/11/01/C01066
Volltext
Verfasserangaben:A. Lattuca, G. Mazza, G. Aglieri Rinella, C. Cavicchioli, N. Chanlek, A. Collu, Y. Degerli, A. Dorokhov, C. Flouzat, D. Gajanana, C. Gao, F. Guilloux, H. Hillemanns, S. Hristozkov, A. Junique, M. Keil, D. Kim, M. Kofarago, T. Kugathasan, Y. Kwon, M. Mager, K. Marek Sielewicz, C. Augusto Marin Tobon, D. Marras, P. Martinengo, H. Mugnier, L. Musa, T. Hung Pham, C. Puggioni, F. Reidt, P. Riedler, J. Rousset, S. Siddhanta, W. Snoeys, M. Song, G. Usai, J. Willem Van Hoorne and P. Yang

MARC

LEADER 00000caa a2200000 c 4500
001 1700631977
003 DE-627
005 20220818122059.0
007 cr uuu---uuuuu
008 200616s2016 xx |||||o 00| ||eng c
024 7 |a 10.1088/1748-0221/11/01/C01066  |2 doi 
035 |a (DE-627)1700631977 
035 |a (DE-599)KXP1700631977 
035 |a (OCoLC)1341339538 
040 |a DE-627  |b ger  |c DE-627  |e rda 
041 |a eng 
084 |a 29  |2 sdnb 
100 1 |a Lattuca, Alessandra  |e VerfasserIn  |0 (DE-588)1209746107  |0 (DE-627)1697716679  |4 aut 
245 1 2 |a A CMOS 0.18 [my]m 600 MHz clock multiplier PLL and a pseudo-LVDS driver for the high speed data transmission for the ALICE Inner Tracking System front-end chip  |c A. Lattuca, G. Mazza, G. Aglieri Rinella, C. Cavicchioli, N. Chanlek, A. Collu, Y. Degerli, A. Dorokhov, C. Flouzat, D. Gajanana, C. Gao, F. Guilloux, H. Hillemanns, S. Hristozkov, A. Junique, M. Keil, D. Kim, M. Kofarago, T. Kugathasan, Y. Kwon, M. Mager, K. Marek Sielewicz, C. Augusto Marin Tobon, D. Marras, P. Martinengo, H. Mugnier, L. Musa, T. Hung Pham, C. Puggioni, F. Reidt, P. Riedler, J. Rousset, S. Siddhanta, W. Snoeys, M. Song, G. Usai, J. Willem Van Hoorne and P. Yang 
246 3 3 |a A CMOS 0.18 micrometre 600 MHz clock multiplier PLL and a pseudo-LVDS driver for the high speed data transmission for the ALICE Inner Tracking System front-end chip 
264 1 |c 26 January 2016 
300 |a 12 
336 |a Text  |b txt  |2 rdacontent 
337 |a Computermedien  |b c  |2 rdamedia 
338 |a Online-Ressource  |b cr  |2 rdacarrier 
500 |a Gesehen am 16.06.2020 
500 |a Im Titel ist "my" als griechischer Buchstabe dargestellt 
520 |a This work presents the 600 MHz clock multiplier PLL and the pseudo-LVDS driver which are two essential components of the Data Transmission Unit (DTU), a fast serial link for the 1.2 Gb/s data transmission of the ALICE inner detector front-end chip (ALPIDE). The PLL multiplies the 40 MHz input clock in order to obtain the 600 MHz and the 200 MHz clock for a fast serializer which works in Double Data Rate mode. The outputs of the serializer feed the pseudo-LVDS driver inputs which transmits the data from the pixel chip to the patch panel with a limited number of signal lines. The driver drives a 5.3 m-6.5 m long differential transmission line by steering a maximum of 5 mA of current at the target speed. To overcome bandwidth limitations coming from the long cables the pre-emphasis can be applied to the output. Currents for the main and pre-emphasis driver can individually be adjusted using on-chip digital-to-analog converters. The circuits will be integrated in the pixel chip and are designed in the same 0.18 μm CMOS technology and will operate from the same 1.8 V supply. Design and test results of both circuits are presented. 
700 1 |a Mazza, G.  |e VerfasserIn  |4 aut 
700 1 |a Rinella, G. Aglieri  |e VerfasserIn  |4 aut 
700 1 |a Cavicchioli, C.  |e VerfasserIn  |4 aut 
700 1 |a Chanlek, N.  |e VerfasserIn  |4 aut 
700 1 |a Collu, A.  |e VerfasserIn  |4 aut 
700 1 |a Degerli, Y.  |e VerfasserIn  |4 aut 
700 1 |a Dorokhov, A.  |e VerfasserIn  |4 aut 
700 1 |a Flouzat, C.  |e VerfasserIn  |4 aut 
700 1 |a Gajanana, D.  |e VerfasserIn  |4 aut 
700 1 |a Gao, C.  |e VerfasserIn  |4 aut 
700 1 |a Guilloux, F.  |e VerfasserIn  |4 aut 
700 1 |a Hillemanns, H.  |e VerfasserIn  |4 aut 
700 1 |a Hristozkov, S.  |e VerfasserIn  |4 aut 
700 1 |a Junique, A.  |e VerfasserIn  |4 aut 
700 1 |a Keil, M.  |e VerfasserIn  |4 aut 
700 1 |a Kim, D.  |e VerfasserIn  |4 aut 
700 1 |a Kofarago, M.  |e VerfasserIn  |4 aut 
700 1 |a Kugathasan, T.  |e VerfasserIn  |4 aut 
700 1 |a Kwon, Y.  |e VerfasserIn  |4 aut 
700 1 |a Mager, M.  |e VerfasserIn  |4 aut 
700 1 |a Sielewicz, K. Marek  |e VerfasserIn  |4 aut 
700 1 |a Tobon, C. Augusto Marin  |e VerfasserIn  |4 aut 
700 1 |a Marras, D.  |e VerfasserIn  |4 aut 
700 1 |a Martinengo, P.  |e VerfasserIn  |4 aut 
700 1 |a Mugnier, H.  |e VerfasserIn  |4 aut 
700 1 |a Musa, L.  |e VerfasserIn  |4 aut 
700 1 |a Pham, T. Hung  |e VerfasserIn  |4 aut 
700 1 |a Puggioni, C.  |e VerfasserIn  |4 aut 
700 1 |a Reidt, Felix  |e VerfasserIn  |0 (DE-588)1100572090  |0 (DE-627)859480321  |0 (DE-576)469721235  |4 aut 
700 1 |a Riedler, P.  |e VerfasserIn  |4 aut 
700 1 |a Rousset, J.  |e VerfasserIn  |4 aut 
700 1 |a Siddhanta, S.  |e VerfasserIn  |4 aut 
700 1 |a Snoeys, W.  |e VerfasserIn  |4 aut 
700 1 |a Song, M.  |e VerfasserIn  |4 aut 
700 1 |a Usai, G.  |e VerfasserIn  |4 aut 
700 1 |a Hoorne, J. Willem Van  |e VerfasserIn  |4 aut 
700 1 |a Yang, P.  |e VerfasserIn  |4 aut 
773 0 8 |i Enthalten in  |t Journal of Instrumentation  |d London : Inst. of Physics, 2006  |g 11(2016,01) Artikel-Nummer C01066-C01066, 12 Seiten  |h Online-Ressource  |w (DE-627)512298181  |w (DE-600)2235672-1  |w (DE-576)256442541  |x 1748-0221  |7 nnas  |a A CMOS 0.18 [my]m 600 MHz clock multiplier PLL and a pseudo-LVDS driver for the high speed data transmission for the ALICE Inner Tracking System front-end chip 
773 1 8 |g volume:11  |g year:2016  |g number:01  |g pages:1-12  |g extent:12  |a A CMOS 0.18 [my]m 600 MHz clock multiplier PLL and a pseudo-LVDS driver for the high speed data transmission for the ALICE Inner Tracking System front-end chip 
856 4 0 |u https://doi.org/10.1088/1748-0221/11/01/C01066  |x Verlag  |x Resolving-System  |z lizenzpflichtig  |3 Volltext 
951 |a AR 
992 |a 20200616 
993 |a Article 
994 |a 2016 
998 |g 1100572090  |a Reidt, Felix  |m 1100572090:Reidt, Felix  |d 130000  |d 130200  |e 130000PR1100572090  |e 130200PR1100572090  |k 0/130000/  |k 1/130000/130200/  |p 30 
999 |a KXP-PPN1700631977  |e 3687422445 
BIB |a Y 
SER |a journal 
JSO |a {"physDesc":[{"extent":"12 S."}],"relHost":[{"id":{"issn":["1748-0221"],"eki":["512298181"],"zdb":["2235672-1"]},"origin":[{"dateIssuedDisp":"2006-","publisher":"Inst. of Physics","dateIssuedKey":"2006","publisherPlace":"London"}],"name":{"displayForm":["Institute of Physics Publishing"]},"physDesc":[{"extent":"Online-Ressource"}],"title":[{"title":"Journal of Instrumentation","title_sort":"Journal of Instrumentation"}],"part":{"year":"2016","issue":"01","pages":"1-12","volume":"11","text":"11(2016,01) Artikel-Nummer C01066-C01066, 12 Seiten","extent":"12"},"pubHistory":["1.2006 -"],"recId":"512298181","language":["eng"],"type":{"bibl":"periodical","media":"Online-Ressource"},"note":["Gesehen am 02.11.2020"],"disp":"A CMOS 0.18 [my]m 600 MHz clock multiplier PLL and a pseudo-LVDS driver for the high speed data transmission for the ALICE Inner Tracking System front-end chipJournal of Instrumentation"}],"name":{"displayForm":["A. Lattuca, G. Mazza, G. Aglieri Rinella, C. Cavicchioli, N. Chanlek, A. Collu, Y. Degerli, A. Dorokhov, C. Flouzat, D. Gajanana, C. Gao, F. Guilloux, H. Hillemanns, S. Hristozkov, A. Junique, M. Keil, D. Kim, M. Kofarago, T. Kugathasan, Y. Kwon, M. Mager, K. Marek Sielewicz, C. Augusto Marin Tobon, D. Marras, P. Martinengo, H. Mugnier, L. Musa, T. Hung Pham, C. Puggioni, F. Reidt, P. Riedler, J. Rousset, S. Siddhanta, W. Snoeys, M. Song, G. Usai, J. Willem Van Hoorne and P. Yang"]},"origin":[{"dateIssuedKey":"2016","dateIssuedDisp":"26 January 2016"}],"id":{"doi":["10.1088/1748-0221/11/01/C01066"],"eki":["1700631977"]},"note":["Gesehen am 16.06.2020","Im Titel ist \"my\" als griechischer Buchstabe dargestellt"],"type":{"media":"Online-Ressource","bibl":"article-journal"},"recId":"1700631977","language":["eng"],"titleAlt":[{"title":"A CMOS 0.18 micrometre 600 MHz clock multiplier PLL and a pseudo-LVDS driver for the high speed data transmission for the ALICE Inner Tracking System front-end chip"}],"person":[{"role":"aut","display":"Lattuca, Alessandra","roleDisplay":"VerfasserIn","given":"Alessandra","family":"Lattuca"},{"role":"aut","display":"Mazza, G.","roleDisplay":"VerfasserIn","given":"G.","family":"Mazza"},{"display":"Rinella, G. Aglieri","roleDisplay":"VerfasserIn","role":"aut","family":"Rinella","given":"G. Aglieri"},{"role":"aut","display":"Cavicchioli, C.","roleDisplay":"VerfasserIn","given":"C.","family":"Cavicchioli"},{"roleDisplay":"VerfasserIn","display":"Chanlek, N.","role":"aut","family":"Chanlek","given":"N."},{"given":"A.","family":"Collu","role":"aut","roleDisplay":"VerfasserIn","display":"Collu, A."},{"role":"aut","roleDisplay":"VerfasserIn","display":"Degerli, Y.","given":"Y.","family":"Degerli"},{"family":"Dorokhov","given":"A.","display":"Dorokhov, A.","roleDisplay":"VerfasserIn","role":"aut"},{"role":"aut","display":"Flouzat, C.","roleDisplay":"VerfasserIn","given":"C.","family":"Flouzat"},{"family":"Gajanana","given":"D.","roleDisplay":"VerfasserIn","display":"Gajanana, D.","role":"aut"},{"role":"aut","roleDisplay":"VerfasserIn","display":"Gao, C.","given":"C.","family":"Gao"},{"display":"Guilloux, F.","roleDisplay":"VerfasserIn","role":"aut","family":"Guilloux","given":"F."},{"role":"aut","display":"Hillemanns, H.","roleDisplay":"VerfasserIn","given":"H.","family":"Hillemanns"},{"roleDisplay":"VerfasserIn","display":"Hristozkov, S.","role":"aut","family":"Hristozkov","given":"S."},{"roleDisplay":"VerfasserIn","display":"Junique, A.","role":"aut","family":"Junique","given":"A."},{"role":"aut","display":"Keil, M.","roleDisplay":"VerfasserIn","given":"M.","family":"Keil"},{"given":"D.","family":"Kim","role":"aut","display":"Kim, D.","roleDisplay":"VerfasserIn"},{"given":"M.","family":"Kofarago","role":"aut","display":"Kofarago, M.","roleDisplay":"VerfasserIn"},{"family":"Kugathasan","given":"T.","roleDisplay":"VerfasserIn","display":"Kugathasan, T.","role":"aut"},{"family":"Kwon","given":"Y.","roleDisplay":"VerfasserIn","display":"Kwon, Y.","role":"aut"},{"family":"Mager","given":"M.","display":"Mager, M.","roleDisplay":"VerfasserIn","role":"aut"},{"role":"aut","display":"Sielewicz, K. Marek","roleDisplay":"VerfasserIn","given":"K. Marek","family":"Sielewicz"},{"family":"Tobon","given":"C. Augusto Marin","display":"Tobon, C. Augusto Marin","roleDisplay":"VerfasserIn","role":"aut"},{"roleDisplay":"VerfasserIn","display":"Marras, D.","role":"aut","family":"Marras","given":"D."},{"role":"aut","roleDisplay":"VerfasserIn","display":"Martinengo, P.","given":"P.","family":"Martinengo"},{"roleDisplay":"VerfasserIn","display":"Mugnier, H.","role":"aut","family":"Mugnier","given":"H."},{"display":"Musa, L.","roleDisplay":"VerfasserIn","role":"aut","family":"Musa","given":"L."},{"roleDisplay":"VerfasserIn","display":"Pham, T. Hung","role":"aut","family":"Pham","given":"T. Hung"},{"given":"C.","family":"Puggioni","role":"aut","roleDisplay":"VerfasserIn","display":"Puggioni, C."},{"role":"aut","display":"Reidt, Felix","roleDisplay":"VerfasserIn","given":"Felix","family":"Reidt"},{"display":"Riedler, P.","roleDisplay":"VerfasserIn","role":"aut","family":"Riedler","given":"P."},{"family":"Rousset","given":"J.","display":"Rousset, J.","roleDisplay":"VerfasserIn","role":"aut"},{"roleDisplay":"VerfasserIn","display":"Siddhanta, S.","role":"aut","family":"Siddhanta","given":"S."},{"role":"aut","roleDisplay":"VerfasserIn","display":"Snoeys, W.","given":"W.","family":"Snoeys"},{"role":"aut","display":"Song, M.","roleDisplay":"VerfasserIn","given":"M.","family":"Song"},{"given":"G.","family":"Usai","role":"aut","roleDisplay":"VerfasserIn","display":"Usai, G."},{"role":"aut","roleDisplay":"VerfasserIn","display":"Hoorne, J. Willem Van","given":"J. Willem Van","family":"Hoorne"},{"family":"Yang","given":"P.","roleDisplay":"VerfasserIn","display":"Yang, P.","role":"aut"}],"title":[{"title_sort":"CMOS 0.18 [my]m 600 MHz clock multiplier PLL and a pseudo-LVDS driver for the high speed data transmission for the ALICE Inner Tracking System front-end chip","title":"A CMOS 0.18 [my]m 600 MHz clock multiplier PLL and a pseudo-LVDS driver for the high speed data transmission for the ALICE Inner Tracking System front-end chip"}]} 
SRT |a LATTUCAALECMOS018MYM2620