Design of a deterministic link initialization mechanism for serial LVDS interconnects

The Compressed Baryonic Matter experiment at FAIR in Darmstadt has special requirements for the Data Acquisition Network. One of them is deterministic latency for all the links from the back-end to the front-end, which enables synchronization in the whole read-out tree. Since the front-end electroni...

Full description

Saved in:
Bibliographic Details
Main Authors: Schatral, Sven (Author) , Lemke, Frank (Author) , Brüning, Ulrich (Author)
Format: Article (Journal)
Language:English
Published: 18 March 2014
In: Journal of Instrumentation
Year: 2014, Volume: 9, Issue: 03, Pages: C03022-C03022
ISSN:1748-0221
DOI:10.1088/1748-0221/9/03/C03022
Online Access:Verlag, lizenzpflichtig, Volltext: https://doi.org/10.1088/1748-0221/9/03/C03022
Get full text
Author Notes:S. Schatral, F. Lemke, U. Bruening
Description
Summary:The Compressed Baryonic Matter experiment at FAIR in Darmstadt has special requirements for the Data Acquisition Network. One of them is deterministic latency for all the links from the back-end to the front-end, which enables synchronization in the whole read-out tree. Since the front-end electronics (FEE) contain mixed-signal circuits for processing the raw detector data, special ASICs were developed. DDR LVDS links are used to interconnect the FEEs and readout controllers. An adapted link initialization mechanism ensures determinism for them by balancing cable lengths, adjusting for phase differences, and handling environmental behavior. After re-initialization, timing must be accurate to the bit-clock level.
Item Description:Gesehen am 12.08.2020
Physical Description:Online Resource
ISSN:1748-0221
DOI:10.1088/1748-0221/9/03/C03022