Monolayer dual gate transistors with a single charge transport layer

A dual gate transistor was fabricated using a self-assembled monolayer as the semiconductor. We show the possibility of processing a dielectric on top of the self-assembled monolayer without deteriorating the device performance. The two gates of the transistor accumulate charges in the monomolecular...

Full description

Saved in:
Bibliographic Details
Main Authors: Spijkman, Mark-Jan (Author) , Mathijssen, Simon G. J. (Author) , Smits, E. C. P. (Author) , Kemerink, Martijn (Author) , Blom, P. W. M. (Author) , Leeuw, Dago M. de (Author)
Format: Article (Journal)
Language:English
Published: 07 April 2010
In: Applied physics letters
Year: 2010, Volume: 96, Issue: 14
ISSN:1077-3118
DOI:10.1063/1.3379026
Online Access:Verlag, Volltext: https://doi.org/10.1063/1.3379026
Verlag, Volltext: https://aip.scitation.org/doi/10.1063/1.3379026
Get full text
Author Notes:M. Spijkman, S.G.J. Mathijssen, E.C.P. Smits, M. Kemerink, P.W.M. Blom, D.M. de Leeuw
Description
Summary:A dual gate transistor was fabricated using a self-assembled monolayer as the semiconductor. We show the possibility of processing a dielectric on top of the self-assembled monolayer without deteriorating the device performance. The two gates of the transistor accumulate charges in the monomolecular transport layer and artifacts caused by the semiconductor thickness are negated. We investigate the electrical transport in a dual gate self-assembled monolayer field-effect transistor and present a detailed analysis of the importance of the contact geometry in monolayer field-effect transistors.
Item Description:Gesehen am 12.12.2019
Physical Description:Online Resource
ISSN:1077-3118
DOI:10.1063/1.3379026