Design and readout architecture of a monolithic binary active pixel sensor in TPSCo 65 nm CMOS imaging technology

The Digital Pixel Test Structure (DPTS) is a monolithic active pixel sensor prototype chip designed to explore the TPSCo 65 nm ISC process in the framework of the CERN-EP R&D on monolithic sensors and the ALICE ITS3 upgrade. It features a 32 × 32 binary pixel matrix at 15 μm pitch with event-dri...

Full description

Saved in:
Bibliographic Details
Main Authors: Cecconi, Leonardo (Author) , Piro, F. (Author) , Melo, J. L. A. de (Author) , Deng, W. (Author) , Hong, G. H. (Author) , Snoeys, W. (Author) , Mager, M. (Author) , Suljic, M. (Author) , Kugathasan, T. (Author) , Buckland, M. (Author) , Rinella, G. Aglieri (Author) , Leitao, P. V. (Author) , Reidt, F. (Author) , Baudot, J. (Author) , Bugiel, S. (Author) , Colledani, C. (Author) , Contin, G. (Author) , Hu, C. (Author) , Kluge, A. (Author) , Kluit, R. (Author) , Vitkovskiy, A. (Author) , Russo, R. (Author) , Becht, P. (Author) , Grelli, A. (Author) , Hasenbichler, J. (Author) , Munker, M. (Author) , Soltveit, Hans Kristian (Author) , Menzel, Marius (Author) , Sonneveld, J. (Author) , Tiltmann, N. (Author)
Format: Article (Journal)
Language:English
Published: February 2023
In: Journal of Instrumentation
Year: 2023, Volume: 18, Issue: 2, Pages: 1-9
ISSN:1748-0221
DOI:10.1088/1748-0221/18/02/C02025
Online Access:Verlag, lizenzpflichtig, Volltext: https://doi.org/10.1088/1748-0221/18/02/C02025
Verlag, lizenzpflichtig, Volltext: https://dx.doi.org/10.1088/1748-0221/18/02/C02025
Get full text
Author Notes:L. Cecconi, F. Piro, J.L.A. de Melo, W. Deng, G.H. Hong, W. Snoeys, M. Mager, M. Suljic, T. Kugathasan, M. Buckland, G. Aglieri Rinella, P.V. Leitao, F. Reidt, J. Baudot, S. Bugiel, C. Colledani, G. Contin, C. Hu, A. Kluge, R. Kluit, A. Vitkovskiy, R. Russo, P. Becht, A. Grelli, J. Hasenbichler, M. Munker, H.K. Soltveit, M.W. Menzel, J. Sonneveld and N. Tiltmann
Description
Summary:The Digital Pixel Test Structure (DPTS) is a monolithic active pixel sensor prototype chip designed to explore the TPSCo 65 nm ISC process in the framework of the CERN-EP R&D on monolithic sensors and the ALICE ITS3 upgrade. It features a 32 × 32 binary pixel matrix at 15 μm pitch with event-driven readout, with GHz range time-encoded digital signals including Time-Over-Threshold. The chip proved fully functional and efficient in testbeam allowing early verification of the complete sensor to readout chain. This paper focuses on the design, in particular the digital readout and its perspectives with some supporting results.
Item Description:Online veröffentlicht: 9. Februar 2023
Gesehen am 01.08.2023
Physical Description:Online Resource
ISSN:1748-0221
DOI:10.1088/1748-0221/18/02/C02025